Invention Grant
- Patent Title: Semiconductor device
-
Application No.: US15028568Application Date: 2013-10-16
-
Publication No.: US10033357B2Publication Date: 2018-07-24
- Inventor: Yusuke Kanno , Takeshi Sakata , Nobuyasu Kanekawa
- Applicant: Hitachi, Ltd.
- Applicant Address: JP Tokyo
- Assignee: Hitachi, Ltd.
- Current Assignee: Hitachi, Ltd.
- Current Assignee Address: JP Tokyo
- Agency: Crowell & Moring LLP
- International Application: PCT/JP2013/078088 WO 20131016
- International Announcement: WO2015/056314 WO 20150423
- Main IPC: H03K3/037
- IPC: H03K3/037 ; H03K19/23 ; H03K3/3562 ; H03K19/0948 ; H03K19/177 ; H03K19/20

Abstract:
Provided is a semiconductor device capable of reducing a penalty associated with ensuring reliability. The semiconductor device includes a latch circuit which has input/output paths of three systems or more independent from each other. The latch circuit includes a plurality of storage elements STE1 to STE3 which are provided on the input/output paths of the three systems or more, respectively, and hold input data in synchronization with a clock signal. At least one storage element (for example, STE1) of the plurality of storage elements STE1 to STE3 includes a majority decision unit (for example, 81a) executing a majority decision using data from the storage elements provided on other input/output paths different from the input/output path thereof and outputs data in which a result of the majority decision is reflected.
Public/Granted literature
- US20160254803A1 Semiconductor Device Public/Granted day:2016-09-01
Information query
IPC分类: