Invention Grant
- Patent Title: Clock generation circuit and semiconductor apparatus and electronic system using the same
-
Application No.: US15453408Application Date: 2017-03-08
-
Publication No.: US10033392B2Publication Date: 2018-07-24
- Inventor: Da In Im , Young Suk Seo
- Applicant: SK hynix Inc.
- Applicant Address: KR Icheon-si, Gyeonggi-do
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Icheon-si, Gyeonggi-do
- Agency: William Park & Associates Ltd.
- Priority: KR10-2015-0095306 20150703
- Main IPC: H03L7/081
- IPC: H03L7/081

Abstract:
A clock generation circuit may include a reference clock generator configured to generate a pair of first reference clocks in an offset code generation mode, a correction code generator configured to generate a reference correction code according to a duty detection signal based on a phase difference between the pair of first reference clocks, and an offset code generator configured to generate an offset code based on the reference correction code and a preset reference code.
Public/Granted literature
- US20170179963A1 CLOCK GENERATION CIRCUIT AND SEMICONDUCTOR APPARATUS AND ELECTRONIC SYSTEM USING THE SAME Public/Granted day:2017-06-22
Information query