Invention Grant
- Patent Title: Mitigating pattern collapse
-
Application No.: US13744485Application Date: 2013-01-18
-
Publication No.: US10043706B2Publication Date: 2018-08-07
- Inventor: Chih-Yuan Ting , Ya-Lien Lee , Chung-Wen Wu , Jeng-Shiou Chen
- Applicant: Taiwan Semiconductor Manufacturing Company Limited
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee Address: TW Hsin-Chu
- Agency: Cooper Legal Group, LLC
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/522 ; H01L23/532 ; H01L23/528

Abstract:
One or more techniques or systems for mitigating pattern collapse are provided herein. For example, a semiconductor structure for mitigating pattern collapse is formed. In some embodiments, the semiconductor structure includes an extreme low-k (ELK) dielectric region associated with a via or a metal line. For example, a first metal line portion and a second metal line portion are associated with a first lateral location and a second lateral location, respectively. In some embodiments, the first portion is formed based on a first stage of patterning and the second portion is formed based on a second stage of patterning. In this manner, pattern collapse associated with the semiconductor structure is mitigated, for example.
Public/Granted literature
- US20140203445A1 MITIGATING PATTERN COLLAPSE Public/Granted day:2014-07-24
Information query
IPC分类: