Invention Grant
- Patent Title: Method for manufacturing 3D NAND memory using gate replacement, and resulting structures
-
Application No.: US15597965Application Date: 2017-05-17
-
Publication No.: US10043819B1Publication Date: 2018-08-07
- Inventor: Erh-Kun Lai , Hsiang-Lan Lung
- Applicant: MACRONIX INTERNATIONAL CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: MACRONIX INTERNATIONAL CO., LTD.
- Current Assignee: MACRONIX INTERNATIONAL CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes Beffel & Wolfeld LLP
- Main IPC: H01L27/11
- IPC: H01L27/11 ; H01L23/52 ; H01L21/82 ; H01L27/11582 ; H01L27/11565 ; H01L23/528 ; H01L27/11575 ; H01L27/11578 ; H01L27/11573 ; H01L27/11551 ; H01L27/11524 ; H01L21/8239 ; H01L29/792 ; H01L29/66 ; H01L29/788 ; G11C16/04

Abstract:
A 3D memory device includes a plurality of vertical pillars composed of a vertical channel and a multilayer data storage structure. The multilayer data storage structure can comprise a dielectric charge trapping structure. A stack of dielectric lined conductive strips separated in the stack by insulating strips have sidewalls disposed adjacent the corresponding vertical pillars. The conductive strips have a dielectric liner having a dielectric constant κ greater than 7 on the sidewalls in contact with the outside layer of the multilayer data storage structure on the corresponding pillar. The conductive strips in embodiments described herein can comprise a relatively low resistance material, such as a metal or a metal nitride. A manufacturing method using Si—Ge selective etching of sacrificial layers can be used in a gate replacement process to form the dielectric conductive strips.
Information query
IPC分类: