Invention Grant
- Patent Title: Semiconductor device
-
Application No.: US15364178Application Date: 2016-11-29
-
Publication No.: US10050105B2Publication Date: 2018-08-14
- Inventor: Tohru Shirakawa , Tatsuya Naito , Isamu Sugai
- Applicant: FUJI ELECTRIC CO., LTD.
- Applicant Address: JP Kanagawa
- Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee Address: JP Kanagawa
- Priority: JP2016-003515 20160112
- Main IPC: H01L29/49
- IPC: H01L29/49 ; H01L29/06 ; H01L21/225 ; H01L21/324 ; H01L29/10 ; H01L29/40 ; H01L29/78 ; H02M7/537 ; H01L29/739 ; H01L29/08 ; H01L27/06 ; H01L27/088 ; H01L21/266 ; H02M7/00 ; H01L21/8234

Abstract:
To provide an optimal structure for electrically connecting an MOSFET region, a FWD region, and an IGBT region in parallel within one semiconductor chip by mitigating electric field concentration between a SJ column and a drift region, a semiconductor device is provided, the semiconductor device including: a semiconductor substrate: a super junction MOSFET having a repetitive structure of a first column and a second column; a parallel device having a drift region including second conductivity-type impurities, and being provided separately from the super junction MOSFET in the semiconductor substrate; and a boundary portion located between the super junction MOSFET and the parallel device in the semiconductor substrate, wherein the boundary portion extends from one main surface side to the other main surface side, and has at least one third column having first conductivity-type impurities, and the third column is shallower than the first column and the second column.
Public/Granted literature
- US20170200784A1 SEMICONDUCTOR DEVICE Public/Granted day:2017-07-13
Information query
IPC分类: