Invention Grant
- Patent Title: Clock generation circuit, and semiconductor device and system using the same
-
Application No.: US15486975Application Date: 2017-04-13
-
Publication No.: US10050633B2Publication Date: 2018-08-14
- Inventor: Myeong Jae Park
- Applicant: SK hynix Inc.
- Applicant Address: KR Icheon-si, Gyeonggi-do
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Icheon-si, Gyeonggi-do
- Agency: William Park & Associates Ltd.
- Priority: KR10-2016-0143199 20161031
- Main IPC: G11C7/22
- IPC: G11C7/22 ; H03L7/081 ; H03K5/151

Abstract:
A clock generation circuit may include a first clock generator and a second clock generator. The first clock generator may generate a first output clock toggling in synchronization with a rising edge of a first input clock. The second clock generator may generate a second output clock based on a second input clock and the first output clock. The second output clock may have a level changing based on the first output clock, and may be generated at a rising edge of the second input clock.
Public/Granted literature
- US20180123600A1 CLOCK GENERATION CIRCUIT, AND SEMICONDUCTOR DEVICE AND SYSTEM USING THE SAME Public/Granted day:2018-05-03
Information query