Invention Grant
- Patent Title: Semiconductor memory device including first memory cell and second memory cell over first memory cell
-
Application No.: US15164133Application Date: 2016-05-25
-
Publication No.: US10056131B2Publication Date: 2018-08-21
- Inventor: Tomoaki Atsumi , Junpei Sugao
- Applicant: Semiconductor Energy Laboratory Co., Ltd.
- Applicant Address: JP
- Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee Address: JP
- Agency: Husch Blackwell LLP
- Priority: JP2015-106761 20150526
- Main IPC: G11C11/401
- IPC: G11C11/401 ; G11C11/4094 ; H01L29/786 ; H01L27/12 ; G11C11/4096 ; G11C11/4097 ; H01L27/11 ; H01L27/1156

Abstract:
The semiconductor device includes a first memory cell, and a second memory cell thereover. The first memory cell includes first and second transistors, and a first capacitor. The second memory cell includes third and fourth transistors, and a second capacitor. A gate of the first transistor is electrically connected to one of a source and a drain of the second transistor and the first capacitor. A gate of the third transistor is electrically connected to one of a source and a drain of the fourth transistor and the second capacitor. One of a source and a drain of the first transistor is electrically connected to one of a source and a drain of the third transistor. The second and fourth transistors include an oxide semiconductor. A channel length direction of the first and third transistors is substantially perpendicular to a channel length direction of the second and fourth transistors.
Public/Granted literature
- US20160351572A1 Semiconductor Device and Method for Driving Semiconductor Device Public/Granted day:2016-12-01
Information query