Invention Grant
- Patent Title: Methods and apparatus for signal flow graph pipelining in an array processing unit that reduces storage of temporary variables
-
Application No.: US15238429Application Date: 2016-08-16
-
Publication No.: US10078517B2Publication Date: 2018-09-18
- Inventor: Gerald George Pechanek
- Applicant: Gerald George Pechanek
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/38 ; G06F15/173

Abstract:
A system for pipelining signal flow graphs by a plurality of shared memory processors organized in a 3D physical arrangement with the memory overlaid on the processor nodes that reduces storage of temporary variables. A group function formed by two or more instructions to specify two or more parts of the group function. A first instruction specifies a first part and specifies control information for a second instruction adjacent to the first instruction or at a pre-specified location relative to the first instruction. The first instruction when executed transfers the control information to a pending register and produces a result which is transferred to an operand input associated with the second instruction. The second instruction specifies a second part of the group function and when executed transfers the control information from the pending register to a second execution unit to adjust the second execution unit's operation on the received operand.
Public/Granted literature
Information query