Invention Grant
- Patent Title: Multiple-core computer processor for reverse time migration
-
Application No.: US14354502Application Date: 2012-10-26
-
Publication No.: US10078593B2Publication Date: 2018-09-18
- Inventor: John Shalf , David Donofrio , Leonid Oliker , Jens Kruger , Samuel Williams
- Applicant: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA , FRAUNHOFER-GESELLSCHAFT ZUR FORDERUNG DER ANGEWANDTEN FORSCHUNG e.V.
- Applicant Address: US CA Oakland
- Assignee: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
- Current Assignee: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
- Current Assignee Address: US CA Oakland
- Agency: Womble Bond Dickinson (US) LLP
- Agent Daniel Ovanezian
- International Application: PCT/US2012/062248 WO 20121026
- International Announcement: WO2013/063486 WO 20130502
- Main IPC: G06F12/08
- IPC: G06F12/08 ; G06F15/78 ; G06F12/0842

Abstract:
A multi-core computer processor including a plurality of processor cores interconnected in a Network-on-Chip (NoC) architecture, a plurality of caches, each of the plurality of caches being associated with one and only one of the plurality of processor cores, and a plurality of memories, each of the plurality of memories being associated with a different set of at least one of the plurality of processor cores and each of the plurality of memories being configured to be visible in a global memory address space such that the plurality of memories are visible to two or more of the plurality of processor cores, wherein at least one of a number of the processor cores, a size of each of the plurality of caches, or a size of each of the plurality of memories is configured for performing a reverse-time-migration (RTM) computation.
Public/Granted literature
- US20140310467A1 MULTIPLE-CORE COMPUTER PROCESSOR FOR REVERSE TIME MIGRATION Public/Granted day:2014-10-16
Information query