Invention Grant
- Patent Title: Non-interleaved scan operation for achieving higher scan throughput in presence of slower scan outputs
-
Application No.: US15042130Application Date: 2016-02-11
-
Publication No.: US10088525B2Publication Date: 2018-10-02
- Inventor: Mudasir Shafat Kawoosa , Rajesh Kumar Mittal
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Michelle F. Murray; Charles A. Brill; Frank D. Cimino
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G01R31/3177 ; G01R31/317

Abstract:
A scan chain may be formed throughout an integrated circuit in which the scan chain is coupled to a set of pins via bi-directional input/output (I/O) buffers. A test pattern may be received from an external tester using the set of I/O pins and buffers operating in parallel. The test pattern is scanned into the scan chain using a shift clock operating at a first rate. The test pattern is then provided to combinatorial logic circuitry coupled to the scan chain. A response pattern is captured in the scan chain and then scanned from the scan chain using a shift clock operating at a second rate that is slower than the first rate. The response pattern is provided to the external tester using the same set of I/O pins and buffers operating in parallel.
Public/Granted literature
- US20170234925A1 Non-Interleaved Scan Operation for Achieving Higher Scan Throughput in Presence of Slower Scan Outputs Public/Granted day:2017-08-17
Information query