Invention Grant
- Patent Title: Superconducting gate memory circuit
-
Application No.: US15714698Application Date: 2017-09-25
-
Publication No.: US10102902B2Publication Date: 2018-10-16
- Inventor: Randall M. Burnett , Quentin P. Herr
- Applicant: Randall M. Burnett , Quentin P. Herr
- Applicant Address: US VA Falls Church
- Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATION
- Current Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATION
- Current Assignee Address: US VA Falls Church
- Agency: Tarolli, Sundheim, Covell & Tummino LLP
- Main IPC: G11C11/44
- IPC: G11C11/44 ; H03K3/38 ; H03K19/195

Abstract:
One embodiment includes a superconducting gate memory circuit. The circuit includes a Josephson D-gate circuit configured to set a digital state as one of a first data state and a second data state in response to a write enable single flux quantum (SFQ) pulse provided on a write enable input and a respective presence of or absence of a write data SFQ pulse provided on a data write input. The circuit also includes a storage loop coupled to the Josephson D-gate. The storage loop can be configured to store the digital state and to readout the digital state at an output in response to a read enable SFQ pulse provided on a read enable input and a read data SFQ pulse provided on a read data input.
Public/Granted literature
- US20180114568A1 SUPERCONDUCTING GATE MEMORY CIRCUIT Public/Granted day:2018-04-26
Information query