Invention Grant
- Patent Title: Phase-locked loop circuitry including improved phase alignment mechanism
-
Application No.: US15478484Application Date: 2017-04-04
-
Publication No.: US10128858B2Publication Date: 2018-11-13
- Inventor: Yaakov Goldberg , Udi Virobnik
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/099 ; H03L7/091 ; H04L7/033 ; H03K19/21

Abstract:
Some embodiments include apparatuses and methods of operating such apparatuses. One of the apparatuses includes a first circuit included in a phase-locked loop (PLL) to receive an input clock signal and a feedback clock signal, and to generate an output clock signal; a second circuit included in the PLL to generate the feedback clock signal from the output clock signal; and a third circuit to prevent the output clock signal from toggling during a portion of a time interval when the PLL performs an operation of aligning phases of the input clock signal and feedback clock signal.
Public/Granted literature
- US20180287622A1 PHASE-LOCKED LOOP CIRCUITRY INCLUDING IMPROVED PHASE ALIGNMENT MECHANISM Public/Granted day:2018-10-04
Information query