- Patent Title: Multiple mode device implementation for programmable logic devices
-
Application No.: US15658356Application Date: 2017-07-24
-
Publication No.: US10141917B2Publication Date: 2018-11-27
- Inventor: Brad Sharpe-Geisler , Senani Gunaratna , Ting Yew
- Applicant: Lattice Semiconductor Corporation
- Applicant Address: US OR Hillsboro
- Assignee: Lattice Semiconductor Corporation
- Current Assignee: Lattice Semiconductor Corporation
- Current Assignee Address: US OR Hillsboro
- Agency: Haynes and Boone, LLP
- Main IPC: H03K19/173
- IPC: H03K19/173 ; H03K3/3562 ; G06F17/50 ; H03K19/177 ; H03K3/356 ; H03K19/00

Abstract:
Various techniques are provided to efficiently implement user designs in programmable logic devices (PLDs). In one example, a programmable logic device (PLD) includes a plurality of programmable logic blocks (PLBs) and at least first and second logic cells within at least one of the PLBs, where each logic cell includes a lookup table (LUT) and associated mode logic configured to receive a LUT output signal from the LUT. The associated mode logic is configured to use a single physical signal output to provide a logic cell output signal corresponding to a selected logic function operational mode, ripple arithmetic operational mode, or extended logic function operational mode for each logic cell.
Public/Granted literature
- US20170324401A1 MULTIPLE MODE DEVICE IMPLEMENTATION FOR PROGRAMMABLE LOGIC DEVICES Public/Granted day:2017-11-09
Information query
IPC分类: