Invention Grant
- Patent Title: Shrink process aware assist features
-
Application No.: US15284773Application Date: 2016-10-04
-
Publication No.: US10153162B2Publication Date: 2018-12-11
- Inventor: Ryan Ryoung-Han Kim , Wenhui Wang , Azat Latypov , Tamer Coskun, Jr. , Lei Sun
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Heslin, Rothenberg Farley & Mesiti P.C.
- Main IPC: H01L21/306
- IPC: H01L21/306 ; H01L21/8234 ; H01L21/027 ; H01L21/033 ; H01L21/308 ; H01L21/311 ; H01L21/3213 ; H01L21/66

Abstract:
Methods for fabricating integrated circuits are provided. In one example, a method includes providing a circuit structure layer over a substrate and at least one etch layer over the circuit structure layer, in the at least one etch layer patterning at least one primary pattern feature having at least one primary pattern feature dimension and at least one assist pattern feature having at least one assist pattern feature dimension, where the primary pattern feature dimension is greater than the assist pattern feature dimension, reducing the at least one primary pattern feature dimension and closing the assist pattern feature to form an etch pattern, and etching a circuit structure feature using the etch pattern.
Public/Granted literature
- US20180096839A1 SHRINK PROCESS AWARE ASSIST FEATURES Public/Granted day:2018-04-05
Information query
IPC分类: