Invention Grant
- Patent Title: LDPC decoder design to significantly increase throughput in ASIC by utilizing pseudo two port memory structure
-
Application No.: US15361227Application Date: 2016-11-25
-
Publication No.: US10168938B2Publication Date: 2019-01-01
- Inventor: Liping Chen , Mustafa Eroz , Yanlai Liu , Sri Bhat
- Applicant: HUGHES NETWORK SYSTEMS. LLC
- Applicant Address: US MD Germantown
- Assignee: HUGHES NETWORK SYSTEMS, LLC
- Current Assignee: HUGHES NETWORK SYSTEMS, LLC
- Current Assignee Address: US MD Germantown
- Agency: Nath, Goldberg & Meyer
- Agent Leonid D. Thenor
- Main IPC: H03M13/11
- IPC: H03M13/11 ; G06F3/06 ; G06F12/06 ; G11C8/10 ; G11C7/10 ; G11C7/22

Abstract:
A method and apparatus allows single port memory devices to be accessed as pseudo two port memory devices. An access table is created to map the single port memory device to a single port even bank and a single port odd bank. The single port memory device is then accessed based on the mapping. An initial number of entries from the access table are retrieved in order to read addresses in the memory device until a predetermined delay expires. Simultaneous operations are then performed to read from rows in the memory device and write to rows in the memory device. Once all memory addresses have been read, write operations are sequentially performed in rows of the memory device based on the remaining entries of the access table.
Public/Granted literature
Information query
IPC分类: