- Patent Title: Zero detection of a sum of inputs without performing an addition
-
Application No.: US15788901Application Date: 2017-10-20
-
Publication No.: US10168993B2Publication Date: 2019-01-01
- Inventor: Michael K. Kroener , Silvia M. Mueller , Manuela Niekisch , Kerstin C. Schelm
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Edward P. Li
- Main IPC: G06F7/575
- IPC: G06F7/575 ; G06F7/74

Abstract:
A logic circuit and a method using thereof for zero detection of a sum of inputs without performing an addition. The logic circuit and the method using thereof perform a true mathematical zero check and a zero check for trailing N-bits. The logic circuit and the method using thereof include bitwise XOR, XNOR, and OR operations, an OR-reduction, an AND reduction, and a control signal that switches between a true mathematical zero check and a zero check for trailing N-bits. The logic circuit and the method using thereof have less timing delay than an adder or a leading zero anticipator for a zero check. The logic circuit and the method using thereof use less logic gates and therefore less area and less power are needed. The logic circuit and the method using thereof have a great advantage for the zero check of large input vectors.
Public/Granted literature
- US20180239589A1 ZERO DETECTION OF A SUM OF INPUTS WITHOUT PERFORMING AN ADDITION Public/Granted day:2018-08-23
Information query
IPC分类: