Invention Grant
- Patent Title: Reducing memory access bandwidth based on prediction of memory request size
-
Application No.: US15270331Application Date: 2016-09-20
-
Publication No.: US10169240B2Publication Date: 2019-01-01
- Inventor: Brandon Harley Anthony Dwiel , Harold Wade Cain, III , Shivam Priyadarshi
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Main IPC: G06F12/08
- IPC: G06F12/08 ; G06F13/00 ; G06F12/0862 ; G06F12/0811 ; G06F12/084 ; G06F12/0891 ; G06F13/16 ; G06F12/0886 ; G06F12/0897

Abstract:
Systems and methods for managing memory access bandwidth include a spatial locality predictor. The spatial locality predictor includes a memory region table with prediction counters associated with memory regions of a memory. When cache lines are evicted from a cache, the sizes of the cache lines which were accessed by a processor are used for updating the prediction counters. Depending on values of the prediction counters, the sizes of cache lines which are likely to be used by the processor are predicted for the corresponding memory regions. Correspondingly, the memory access bandwidth between the processor and the memory may be reduced to fetch a smaller size data (e.g., half cache line) than a full cache line if the size of the cache line likely to be used is predicted to be less than that of the full cache line. Prediction counters may be incremented or decremented by different amounts depending on access bits corresponding to portions of a cache line. Mispredictions may be tracked and adjusting of the memory bandwidth may be flexibly enabled or disabled. A global prediction counter may also be used.
Public/Granted literature
- US20170293561A1 REDUCING MEMORY ACCESS BANDWIDTH BASED ON PREDICTION OF MEMORY REQUEST SIZE Public/Granted day:2017-10-12
Information query