Invention Grant
- Patent Title: Integrated circuits and methods therefor
-
Application No.: US14994810Application Date: 2016-01-13
-
Publication No.: US10177021B2Publication Date: 2019-01-08
- Inventor: Chung Hsiung Ho , Wen-Hsuan Lin , Ju-Hsuan Ko , Chih Hung Chang
- Applicant: NXP B.V.
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Main IPC: G01R1/04
- IPC: G01R1/04 ; G01R31/28 ; H01L21/683 ; H01L21/56 ; H01L21/78 ; H01L23/544

Abstract:
Aspects of the present disclosure are directed to methods and apparatuses involving a chip carrier having openings therein that align integrated circuit (IC) chips relative to an alignment feature. The IC chips and carrier are tested, such as by final testing the affixed IC chips after manufacture, and further testing after subjecting the affixed IC chips to one or more stress conditions. A test probe is aligned to one or more contacts on each chip based on the location of an alignment feature of the carrier relative to the opening in which the IC chip being tested is located. Responsiveness of the IC chip, before and after application of the one or more stress conditions, can be assessed by probing the IC chip via the aligned test probe, and assessing electrical signals received over the test probe.
Public/Granted literature
- US20170200657A1 INTEGRATED CIRCUITS AND METHODS THEREFOR Public/Granted day:2017-07-13
Information query