Invention Grant
- Patent Title: Retention minimum voltage determination techniques
-
Application No.: US15373048Application Date: 2016-12-08
-
Publication No.: US10199091B2Publication Date: 2019-02-05
- Inventor: Minki Cho , Jaydeep Kulkarni , Carlos Tokunaga , Muhammad Khellah , James Tschanz
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G11C5/14
- IPC: G11C5/14 ; G11C11/417 ; G11C11/413 ; G11C29/24 ; G11C29/04 ; G11C29/12 ; G11C29/52 ; G11C11/412 ; G11C29/50

Abstract:
An apparatus is described. The apparatus includes a semiconductor chip. The semiconductor chip includes a memory having multiple storage cells. The storage cells are to receive a supply voltage. The semiconductor chip includes supply voltage retention circuitry. The supply voltage retention circuitry is to determine a level of the supply voltage at which the storage cells are able to retain their respective data. The supply voltage retention circuitry is to receive the supply voltage during a stress mode of the supply voltage retention circuitry. The supply voltage retention circuitry is to more weakly retain its stored information than the storage cells during a measurement mode at which the level is determined.
Public/Granted literature
- US20180166145A1 RETENTION MINIMUM VOLTAGE DETERMINATION TECHNIQUES Public/Granted day:2018-06-14
Information query