Invention Grant
- Patent Title: Method and apparatus for providing multi-page read and write using SRAM and nonvolatile memory devices
-
Application No.: US15891284Application Date: 2018-02-07
-
Publication No.: US10199104B2Publication Date: 2019-02-05
- Inventor: Fu-Chang Hsu
- Applicant: NEO Semiconductor, Inc.
- Applicant Address: US CA San Jose
- Assignee: NEO Semiconductor, Inc.
- Current Assignee: NEO Semiconductor, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Intellectual Property Law Group LLP
- Main IPC: G11C16/24
- IPC: G11C16/24 ; G11C14/00 ; G11C16/10 ; G11C16/04 ; G11C11/419 ; G11C11/00

Abstract:
A memory device includes a static random-access memory (“SRAM”) circuit and a first nonvolatile memory (“NVM”) string, a second NVM string, a first and a second drain select gates (“DSGs”). The SRAM circuit is able to temporarily store information in response to bit line (“BL”) information which is coupled to at the input terminal of the SRAM circuit. The first NVM string having at least one nonvolatile memory cell is coupled to the output terminal of the SRAM. The first DSG is operable to control the timing for storing information at the output terminal of the SRAM to the first nonvolatile memory. The second NVM string having at least one nonvolatile memory cell is coupled to the output terminal of the SRAM. The second DSG controls the timing for storing information at the output terminal of the SRAM to the second nonvolatile memory string.
Public/Granted literature
- US20180166139A1 METHOD AND APPARATUS FOR PROVIDING MULTI-PAGE READ AND WRITE USING SRAM AND NONVOLATILE MEMORY DEVICES Public/Granted day:2018-06-14
Information query