Invention Grant
- Patent Title: D flip-flop and signal driving method
-
Application No.: US15397822Application Date: 2017-01-04
-
Publication No.: US10200018B2Publication Date: 2019-02-05
- Inventor: Pan Dou Xue , Guang Tao Feng , Bu Xin Zhang , Hui Hui Gu
- Applicant: Semiconductor Manufacturing International (Shanghai) Corporation , Semiconductor Manufacturing International (Beijing) Corporation
- Applicant Address: CN Shanghai CN Beijing
- Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION,SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
- Current Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION,SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
- Current Assignee Address: CN Shanghai CN Beijing
- Agency: Anova Law Group, PLLC
- Priority: CN201610015666 20160111
- Main IPC: H03K3/3562
- IPC: H03K3/3562 ; H03K3/013 ; H03K3/012 ; H03K3/356 ; H03K19/096

Abstract:
The present disclosure provides D flip-flops and signal driving methods using D flip-flops thereof. An exemplary D flip-flop includes a pulse signal generating circuit configured to input a first clock signal, a first data signal, a second data signal and a third data signal and generate a clock pulse signal. The clock pulse signal responds a rising-edge and a falling-edge of the first clock signal. The pulse clock signal is a pulse signal when the first data signal is opposite to the second data signal. The D flip-flop also includes a latching circuit configured to sample and transfer the first data signal and a data signal opposite to the first data signal to be used as the second signal and a fourth data signal respectively when the clock signal is at the high level.
Public/Granted literature
- US20170201240A1 D FLIP-FLOP AND SIGNAL DRIVING METHOD Public/Granted day:2017-07-13
Information query
IPC分类: