Invention Grant
- Patent Title: Scheme for masking output of scan chains in test circuit
-
Application No.: US15413849Application Date: 2017-01-24
-
Publication No.: US10203370B2Publication Date: 2019-02-12
- Inventor: Jyotirmoy Saikia , Rohit Kapur
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Fenwick & West LLP
- Priority: IN2555/CHE/2013 20130612
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3177 ; G01R31/3185

Abstract:
A method for masking scan chains in a test circuit of an integrated circuit is disclosed. A test pattern to be fed into the test circuit of the integrated circuit is generated. The generated test pattern can be used for detecting a primary fault, one or more secondary faults, and one or more tertiary faults. A mask to mask the output of the scan chains of the test circuit is generated. If a condition is not met, a mask that increases the total number of detectable faults is generated. If the condition is met, a mask that protects the primary fault of the test pattern is generated.
Public/Granted literature
- US20170131354A1 Scheme for Masking Output of Scan Chains in Test Circuit Public/Granted day:2017-05-11
Information query