Invention Grant
- Patent Title: Apparatus and method for dynamic power reduction in a unified scheduler
-
Application No.: US15086049Application Date: 2016-03-30
-
Publication No.: US10203745B2Publication Date: 2019-02-12
- Inventor: Milind Ram Kulkarni , Rami Mohammad A. Al Sheikh , Raguram Damodaran
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Qualcomm Incorporated
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F9/38

Abstract:
A scheduler and method for dynamic power reduction, e.g., in a processor core, is proposed. In conventional processor cores for example, the scheduler precharges grant lines of many instructions only to discharge a great majority of the precharged lines in one cycle. To reduce power consumption, selective precharge and/or selective evaluation are proposed. In the selective precharge, the grant lines of instructions that will evaluate to false (e.g., invalid instructions) are not precharged in a cycle. In the selective evaluation, among the precharged instructions, instructions that are not ready are not evaluated in the same cycle. In this way, power consumption is reduced by avoiding unnecessary precharge and discharge.
Public/Granted literature
- US20170285727A1 APPARATUS AND METHOD FOR DYNAMIC POWER REDUCTION IN A UNIFIED SCHEDULER Public/Granted day:2017-10-05
Information query