Invention Grant
- Patent Title: Reducing power consumption in a multi-slice computer processor
-
Application No.: US15802063Application Date: 2017-11-02
-
Publication No.: US10209757B2Publication Date: 2019-02-19
- Inventor: Steven J. Battle , Owen Chiang , Sam G. Chu , Saiful Islam , Dung Q. Nguyen , David R. Terry , Eula A. Tolentino
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Kennedy Lenart Spraggins LLP
- Agent Joseph D. Downing; Nathan M. Rau
- Main IPC: G06F1/26
- IPC: G06F1/26 ; G06F1/32 ; G06F9/38 ; G06F9/30 ; G06F12/0808 ; G06F9/54

Abstract:
Reducing power consumption in a multi-slice computer processor that includes a re-order buffer and an architected register file, including: designating an entry in the re-order buffer as being invalid and unwritten; assigning a pending instruction to the entry in the re-order buffer; responsive to assigning the pending instruction to the entry in the re-order buffer, designating the entry as being valid; writing data generated by executing the pending instruction into the re-order buffer; and responsive to writing data generated by executing the pending instruction into the re-order buffer, designating the entry as being written.
Public/Granted literature
- US20180088653A1 REDUCING POWER CONSUMPTION IN A MULTI-SLICE COMPUTER PROCESSOR Public/Granted day:2018-03-29
Information query