Invention Grant
- Patent Title: Dual purpose on-chip buffer memory for low latency switching
-
Application No.: US15159515Application Date: 2016-05-19
-
Publication No.: US10230635B2Publication Date: 2019-03-12
- Inventor: Keshav G. Kamble , Abhijit P. Kumbhare , Harshad S. Padhye , Vijoy A. Pandey
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Zilka-Kotab, P.C.
- Main IPC: H04L12/58
- IPC: H04L12/58 ; H04L12/741 ; H04L29/06 ; H04L12/54 ; H04L12/46 ; H04L12/771 ; H04L12/823 ; H04L12/805 ; H04L12/931

Abstract:
In one embodiment, an apparatus includes a buffer memory, ingress ports, egress ports, at least one processor, and logic integrated with and/or executable by the at least one processor. The logic is configured to communicate with a software-defined network (SDN) controller, store a look-up table in a first portion of the buffer memory, receive a packet using an ingress port of the apparatus, start an egress timer upon receipt of the packet, process the packet in order to finish processing prior to the egress timer expiring, determine an egress port for the packet, determine a packet size from information in a header of the packet when packet size information is available in the header, begin to route the packet via the egress port once the egress port is determined, and send the packet to the egress port upon expiration of the egress timer without further processing.
Public/Granted literature
- US20160269288A1 DUAL PURPOSE ON-CHIP BUFFER MEMORY FOR LOW LATENCY SWITCHING Public/Granted day:2016-09-15
Information query