Invention Grant
- Patent Title: Vector frequency expand instruction
-
Application No.: US13993068Application Date: 2011-12-30
-
Publication No.: US10241792B2Publication Date: 2019-03-26
- Inventor: Elmoustapha Ould-Ahmed-Vall , Suleyman Sair , Kshitij A. Doshi , Charles Yount , Bret L. Toll
- Applicant: Elmoustapha Ould-Ahmed-Vall , Suleyman Sair , Kshitij A. Doshi , Charles Yount , Bret L. Toll
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson De Vos Webster & Elliott LLP
- International Application: PCT/US2011/068217 WO 20111230
- International Announcement: WO2013/101218 WO 20130704
- Main IPC: G06F9/30
- IPC: G06F9/30 ; H03M7/46 ; H03M7/30

Abstract:
A processor core that includes a hardware decode unit and an execution engine unit. The hardware decode unit to decode a vector frequency expand instruction, wherein the vector frequency compress instruction includes a source operand and a destination operand, wherein the source operand specifies a source vector register that includes one or more pairs of a value and run length that are to be expanded into a run of that value based on the run length. The execution engine unit to execute the decoded vector frequency expand instruction which causes, a set of one or more source data elements in the source vector register to be expanded into a set of destination data elements comprising more elements than the set of source data elements and including at least one run of identical values which were run length encoded in the source vector register.
Public/Granted literature
- US20140019714A1 VECTOR FREQUENCY EXPAND INSTRUCTION Public/Granted day:2014-01-16
Information query