Invention Grant
- Patent Title: Memory device including parity error detection circuit
-
Application No.: US15488789Application Date: 2017-04-17
-
Publication No.: US10243584B2Publication Date: 2019-03-26
- Inventor: Hye-Seung Yu , Sukyong Kang , Wonjoo Yun , Hyunui Lee , Jae-Hun Jung
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Gyeonggi-do
- Agency: Harness, Dickey & Pierce, P.L.C.
- Priority: KR10-2016-0057765 20160511; KR10-2016-0152185 20161115
- Main IPC: H03M13/00
- IPC: H03M13/00 ; H03M13/09 ; G06F11/10 ; G11C29/52

Abstract:
A memory device including a parity check circuit and a mask circuit may be provided. The parity check circuit may perform parity check on data sampled according to a data strobe signal, which does not include a post-amble. The mask circuit may generate a parity error signal based on results of the parity check, and output the parity error signal during a time period determined according to a burst length of the data.
Public/Granted literature
- US20170331493A1 MEMORY DEVICE INCLUDING PARITY ERROR DETECTION CIRCUIT Public/Granted day:2017-11-16
Information query
IPC分类: