Invention Grant
- Patent Title: Alternative hierarchical views of a circuit design
-
Application No.: US15373075Application Date: 2016-12-08
-
Publication No.: US10248751B2Publication Date: 2019-04-02
- Inventor: Glenn B. Graham , Ajay Guleria , Jeffrey J. Loescher
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Park, Vaughan, Fleming & Dowler LLP
- Agent Laxman Sahasrabuddhe
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Methods and apparatuses are described for creating, editing, and viewing a floorplan of a circuit design. Specifically, some embodiments enable a user to perform a graphical operation at an inference point in a circuit design layout, wherein the location of the inference point is determined based on existing graphical objects in the circuit design layout. Some embodiments substantially instantaneously update a congestion indicator in a circuit design layout in response to modifying the circuit design layout. Some embodiments substantially instantaneously update pin locations of a block or partition in response to changing the size or shape of the block or partition. Some embodiments enable a user to view a circuit design layout based on the logical hierarchy, and also based on at least one additional attribute type such as voltage, power, or clock domain.
Public/Granted literature
- US20170091367A1 ALTERNATIVE HIERARCHICAL VIEWS OF A CIRCUIT DESIGN Public/Granted day:2017-03-30
Information query