Invention Grant
- Patent Title: Visible alignment markers/landmarks for CAD-to-silicon backside image alignment
-
Application No.: US15913784Application Date: 2018-03-06
-
Publication No.: US10262950B1Publication Date: 2019-04-16
- Inventor: Michael Duane Alston , Hadi Bunnalim , Lesly Zaren Venturina Endrinal , Mickael Sebastien Alain Malabry , Lavakumar Ranganathan , Rami Fathy Amin Gomaa Salem
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Arent Fox, LLP
- Main IPC: H01L27/118
- IPC: H01L27/118 ; H01L23/544 ; H01L29/10 ; H01L29/49 ; H01L29/423 ; H01L29/51 ; H01L29/66 ; H01L21/66 ; H01L29/78 ; H01L21/225 ; H01L21/28 ; H01L21/8234

Abstract:
A metal oxide semiconductor (MOS) integrated circuit (IC) has a plurality of fiducial standard cells of different cell sizes. The different cell sizes are non-equally utilized. The plurality of fiducial standard cells are placed to have a random offset from a uniform global placement pattern. Each of the fiducial standard cells has at least four power rails and various sets of active regions. The power rails extend in a first direction. The active regions are provided adjacent to the power rails but are disconnected from contacts and interconnects and thus do not draw power from the power rails. Instead, the active regions are disjoint and collinear thereby creating islands of active regions among spacings of inactive regions. These inactive regions more easily allow electromagnetic radiation to pass through thereby allowing the MOS fiducial standard cell to be visible for a CAD-to-silicon backside image alignment even with 7 nm feature sizes.
Public/Granted literature
- US20190115301A1 VISIBLE ALIGNMENT MARKERS/LANDMARKS FOR CAD-TO-SILICON BACKSIDE IMAGE ALIGNMENT Public/Granted day:2019-04-18
Information query
IPC分类: