Invention Grant
- Patent Title: Pre-test power-optimized bin reassignment following selective voltage binning
-
Application No.: US15621529Application Date: 2017-06-13
-
Publication No.: US10295592B2Publication Date: 2019-05-21
- Inventor: Igor Arsovski , Jeanne P. Bickford , Paul J. Grzymkowski , Susan K. Lichtensteiger , Robert J. McMahon , Troy J. Perry , David M. Picozzi , Thomas G. Sopchak
- Applicant: GLOBALFOUNDRIES INC.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBAL FOUNDRIES INC.
- Current Assignee: GLOBAL FOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Gibb & Riley, LLC
- Agent David A. Cain, Esq.
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G01R21/133 ; G06F17/50 ; G01R31/317

Abstract:
Disclosed is a method wherein selective voltage binning and leakage power screening of integrated circuit (IC) chips are performed. Additionally, pre-test power-optimized bin reassignments are made on a chip-by-chip basis. Specifically, a leakage power measurement of an IC chip selected from a voltage bin can is compared to a bin-specific leakage power screen value of the next slower voltage bin. If the leakage power measurement is higher, the IC chip will be left in the voltage bin to which it is currently assigned. If the leakage power measurement is lower, the IC chip will be reassigned to that next slower voltage bin. These processes can be iteratively repeated until no slower voltage bins are available or the IC chip cannot be reassigned. IC chips can subsequently be tested according to testing parameters, including the minimum test voltages, associated with the voltage bins to which they are finally assigned.
Public/Granted literature
- US20170276726A1 PRE-TEST POWER-OPTIMIZED BIN REASSIGNMENT FOLLOWING SELECTIVE VOLTAGE BINNING Public/Granted day:2017-09-28
Information query