Invention Grant
- Patent Title: Methods and apparatus for a vector subsystem for use with a programmable mixed-radix DFT/IDFT processor
-
Application No.: US15292015Application Date: 2016-10-12
-
Publication No.: US10311018B2Publication Date: 2019-06-04
- Inventor: Yuanbin Guo , Hong Jik Kim
- Applicant: Yuanbin Guo , Hong Jik Kim
- Applicant Address: US CA Santa Clara
- Assignee: CAVIUM, LLC
- Current Assignee: CAVIUM, LLC
- Current Assignee Address: US CA Santa Clara
- Agency: JW Law Group
- Agent James M. Wu
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F15/80 ; G06F17/14

Abstract:
A vector memory subsystem for use with a programmable mix-radix vector processor (“PVP”) capable of calculating discrete Fourier transform (“DFT/IDFT”) values. In an exemplary embodiment, an apparatus includes a vector memory bank and a vector memory system (VMS) that generates input memory addresses that are used to store input data into the vector memory bank. The VMS also generates output memory addresses that are used to unload vector data from the memory banks. The input memory addresses are used to shuffle the input data in the memory bank based on a radix factorization associated with an N-point DFT, and the output memory addresses are used to unload the vector data from the memory bank to compute radix factors of the radix factorization.
Public/Granted literature
Information query