Invention Grant
- Patent Title: Methods for reducing dual damascene distortion
-
Application No.: US15830603Application Date: 2017-12-04
-
Publication No.: US10332836B2Publication Date: 2019-06-25
- Inventor: Chao-Chun Wang , Chung-Chi Ko , Po-Cheng Shih
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater Matsil, LLP
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/522 ; H01L23/528 ; H01L23/532

Abstract:
An integrated circuit structure includes a first low-k dielectric layer having a first k value, and a second low-k dielectric layer having a second k value lower than the first k value. The second low-k dielectric layer is overlying the first low-k dielectric layer. A dual damascene structure includes a via with a portion in the first low-k dielectric layer, and a metal line over and joined to the via. The metal line includes a portion in the second low-k dielectric layer.
Public/Granted literature
- US20180102319A1 Methods for Reducing Dual Damascene Distortion Public/Granted day:2018-04-12
Information query
IPC分类: