Invention Grant
- Patent Title: Repetitive IO structure in a PHY for supporting C-PHY compatible standard and/or D-PHY compatible standard
-
Application No.: US15616937Application Date: 2017-06-08
-
Publication No.: US10333505B2Publication Date: 2019-06-25
- Inventor: Huai-Te Wang , Chih Chien Hung
- Applicant: M31 Technology Corporation
- Applicant Address: TW Hsinchu County
- Assignee: M31 Technology Corporation
- Current Assignee: M31 Technology Corporation
- Current Assignee Address: TW Hsinchu County
- Agent Winston Hsu
- Main IPC: H03K5/1252
- IPC: H03K5/1252 ; G06F13/40 ; H04L25/00 ; H04B3/02

Abstract:
A circuit in a physical unit (PHY) is disclosed, the circuit comprising two trios and a combo wire therebetween, wherein each of said trios includes three wires, and wherein said combo wire is configurable as a signal, floating, or any dc voltage, furthermore, a Quad-IO block is designed for transmit data in two D-PHY lanes with the combo wire configured as a signal wire or a C-PHY trio with the combo wire configured as a shielding wire, such that the same Quad-IO block can be instantiated multiple times in a physical unit for meeting different bandwidth requirements as well as for placing pads along a same direction for preventing performance difference between D-PHY lanes or C-PHY trios.
Public/Granted literature
Information query
IPC分类: