Invention Grant
- Patent Title: Digital phase locked loop system
-
Application No.: US15900002Application Date: 2018-02-20
-
Publication No.: US10340927B1Publication Date: 2019-07-02
- Inventor: Manisha Gambhir , Ahmed Hesham Mostafa , Myung Jae Yoo , Zubir Adal
- Applicant: Marvell International Ltd.
- Applicant Address: BM Hamilton
- Assignee: MARVELL INTERNATIONAL LTD.
- Current Assignee: MARVELL INTERNATIONAL LTD.
- Current Assignee Address: BM Hamilton
- Main IPC: H03L7/093
- IPC: H03L7/093 ; H03L7/095 ; H03L7/099

Abstract:
In some implementations, a system includes a phase locked loop (PLL) circuit and a digital control unit. The PLL circuit includes a digital loop filter, a digitally controlled oscillator (DCO), and a divider circuit. The digital control unit is configured determine a preset value for the DCO; determine initial gain coefficients and final gain coefficients for the digital loop filter; determine N/R values for the divider circuit; while the PLL circuit is operating in an open-loop configuration, provide the preset value to the DCO, the initial gain coefficients to the digital loop filter, and the N/R values to the divider circuit; after providing the preset value, initial gain coefficients, and N/R values, initiate operation of the PLL circuit in the closed-loop configuration; and in response to detection of a phase lock of the PLL circuit operating in the closed-loop configuration, provide the final gain coefficients to the digital loop filter.
Information query
IPC分类: