Invention Grant
- Patent Title: Memory device and memory controller
-
Application No.: US15699370Application Date: 2017-09-08
-
Publication No.: US10347338B2Publication Date: 2019-07-09
- Inventor: Yasuhiro Shimura , Tomoki Higashi , Sumito Ohtsuki , Junichi Kijima , Keisuke Yonehama , Shinichi Oosera , Yuki Kanamori , Hidehiro Shiga , Koki Ueno
- Applicant: Toshiba Memory Corporation
- Applicant Address: JP Minato-ku
- Assignee: Toshiba Memory Corporation
- Current Assignee: Toshiba Memory Corporation
- Current Assignee Address: JP Minato-ku
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2017-052671 20170317
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C16/08 ; G11C16/30 ; G11C16/26 ; G11C16/32 ; G11C11/56 ; G11C7/20

Abstract:
According to one embodiment, a memory controller transmits a first instruction to a memory device. The memory device includes cell transistors; word lines coupled to gates of the cell transistors; a first data latch; and a second latch. The first instruction instructs application of a positive voltage to one of the word lines. The memory controller transmits a second instruction after the transmission of the first instruction and before transmitting a third instruction. The third instruction instructs output of data from the memory device. The second instruction is different from the third instruction and a fourth instruction instructing copy of data from the first data latch to the second data latch.
Public/Granted literature
- US20180268906A1 MEMORY DEVICE AND MEMORY CONTROLLER Public/Granted day:2018-09-20
Information query