Invention Grant
- Patent Title: Power package module of multiple power chips and method of manufacturing power chip unit
-
Application No.: US15230670Application Date: 2016-08-08
-
Publication No.: US10347533B2Publication Date: 2019-07-09
- Inventor: Tao Wang , Zhenqing Zhao , Kai Lu , Zeng Li , Jianhong Zeng
- Applicant: DELTA ELECTRONICS (SHANGHAI) CO., LTD
- Applicant Address: CN Shanghai
- Assignee: Delta Electronics (Shanghai) CO., LTD
- Current Assignee: Delta Electronics (Shanghai) CO., LTD
- Current Assignee Address: CN Shanghai
- Agent Yunling Ren
- Priority: CN201510548984 20150831
- Main IPC: H01L21/78
- IPC: H01L21/78 ; H01L21/54 ; H01L23/00 ; H01L23/31 ; H01L25/07

Abstract:
The embodiments of the present disclosure relate to a power package module of multiple power chips and a method of manufacturing a power chip unit. The power package module of multiple power chips includes: a power chip unit including at least two power chips placed in parallel and a bonding part bonding the two power chips; a substrate supporting the power chip unit and including a metal layer electronically connecting with the power chip unit; and a sealing layer isolating the power chip unit on the substrate from surroundings to seal the power chip unit; the bonding part and the sealing layer are made from different insulated material, the distance of a gap between the two power chips placed in parallel is smaller than or equal to a preset width, and the bonding part is filled in the gap, insulatedly bonding the two power chips placed in parallel.
Public/Granted literature
- US20170062386A1 POWER PACKAGE MODULE OF MULTIPLE POWER CHIPS AND METHOD OF MANUFACTURING POWER CHIP UNIT Public/Granted day:2017-03-02
Information query
IPC分类: