Invention Grant
- Patent Title: Impedance matching circuits and interface circuits
-
Application No.: US15867117Application Date: 2018-01-10
-
Publication No.: US10348271B2Publication Date: 2019-07-09
- Inventor: Bo Hu , Kun Lan
- Applicant: MediaTek Singapore Pte. Ltd.
- Applicant Address: SG Singapore
- Assignee: MEDIATEK SINGAPORE PTE. LTD.
- Current Assignee: MEDIATEK SINGAPORE PTE. LTD.
- Current Assignee Address: SG Singapore
- Agency: McClure, Qualey & Rodack, LLP
- Priority: CN201710123202 20170303
- Main IPC: H03H11/28
- IPC: H03H11/28 ; H03K17/687 ; H03K19/00 ; H03K19/003 ; H03K19/0185

Abstract:
An impedance matching circuit and an interface circuit are provided. The impedance matching circuit includes a reference-voltage generation circuit, a control-signal generation circuit, and a circuit subunit. The reference-voltage generation circuit generates a reference voltage. The control-signal generation circuit generates a plurality of control signals. The circuit subunit is coupled to the reference-voltage generation circuit and the control-signal generation circuit. The circuit subunit receives the reference voltage and the control signals. The circuit subunit includes a plurality of transistors. The plurality of transistors are turned on or off according to levels of the control signals, and the plurality of transistors provide an impedance which matches the impedance of a receiver when the interface circuit is powered. The reference voltage is provided to bulks of the transistors, so that the voltages of the bulks of the transistors are not equal to zero volts.
Public/Granted literature
- US20180254767A1 IMPEDANCE MATCHING CIRCUITS AND INTERFACE CIRCUITS Public/Granted day:2018-09-06
Information query