Invention Grant
- Patent Title: Two-level system main memory
-
Application No.: US15633571Application Date: 2017-06-26
-
Publication No.: US10365832B2Publication Date: 2019-07-30
- Inventor: Eric J. Dahlen , Glenn J. Hinton , Raj K. Ramanujan
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F12/0893 ; G06F11/07 ; G06F12/02 ; G11C14/00 ; G06F12/06 ; G06F12/0868

Abstract:
Embodiments of the invention describe a system main memory comprising two levels of memory that include cached subsets of system disk level storage. This main memory includes “near memory” comprising memory made of volatile memory, and “far memory” comprising volatile or nonvolatile memory storage that is larger and slower than the near memory.The far memory is presented as “main memory” to the host OS while the near memory is a cache for the far memory that is transparent to the OS, thus appearing to the OS the same as prior art main memory solutions. The management of the two-level memory may be done by a combination of logic and modules executed via the host CPU. Near memory may be coupled to the host system CPU via high bandwidth, low latency means for efficient processing. Far memory may be coupled to the CPU via low bandwidth, high latency means.
Public/Granted literature
- US20180004432A1 TWO-LEVEL SYSTEM MAIN MEMORY Public/Granted day:2018-01-04
Information query