Invention Grant
- Patent Title: Method for making a semiconductor device including a superlattice as a gettering layer
-
Application No.: US15980902Application Date: 2018-05-16
-
Publication No.: US10381242B2Publication Date: 2019-08-13
- Inventor: Hideki Takeuchi
- Applicant: Atomera Incorporated
- Applicant Address: US CA Los Gatos
- Assignee: ATOMERA INCORPORATED
- Current Assignee: ATOMERA INCORPORATED
- Current Assignee Address: US CA Los Gatos
- Agency: Allen, Dyer, Doppelt + Gilchrist, P.A.
- Main IPC: H01L21/322
- IPC: H01L21/322 ; H01L21/02 ; H01L23/522 ; H01L21/768 ; H01L23/48 ; H01L29/15

Abstract:
A semiconductor processing method may include forming a superlattice gettering layer on a front side of a semiconductor substrate having a first thickness, epitaxially growing an active semiconductor layer on the superlattice gettering layer opposite the semiconductor substrate, forming at least one semiconductor device in the active semiconductor layer, and forming at least one metal interconnect layer on the active layer, and at least one metal through-via extending from the at least one metal interconnect layer into the semiconductor substrate. The method may further include thinning the semiconductor substrate from a back side thereof to a second thickness less than the first thickness, and thinning the semiconductor substrate. The superlattice gettering layer getters metal ions released by the forming of the at least one metal interconnect layer and at least one metal through-via, and thinning the substrate.
Public/Granted literature
- US20180337064A1 METHOD FOR MAKING A SEMICONDUCTOR DEVICE INCLUDING A SUPERLATTICE AS A GETTERING LAYER Public/Granted day:2018-11-22
Information query
IPC分类: