Invention Grant
- Patent Title: Semiconductor devices including self-aligned active regions for planar transistor architecture
-
Application No.: US15944910Application Date: 2018-04-04
-
Publication No.: US10396084B1Publication Date: 2019-08-27
- Inventor: Elliot John Smith , Nigel Chan , Nilesh Kenkare , Hongsik Yoon
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Amerson Law Firm, PLLC
- Main IPC: H01L21/027
- IPC: H01L21/027 ; H01L27/11 ; H01L21/033 ; H01L21/308

Abstract:
Active regions for planar transistor architectures may be patterned in one lateral direction, i.e., the width direction, on the basis of a single lithography process, followed by deposition and etch processes, thereby providing multiple width dimensions and multiple spaces or pitches with reduced process variability due to the avoidance of overlay errors typically associated with conventional approaches when patterning the width dimensions and spaces on the basis of a sequence of sophisticated lithography processes. Consequently, increased packing density, enhanced performance and reduced manufacturing costs may be achieved on the basis of process techniques as disclosed herein.
Information query
IPC分类: