Invention Grant
- Patent Title: Adjustments of output clocks
-
Application No.: US15475243Application Date: 2017-03-31
-
Publication No.: US10404244B2Publication Date: 2019-09-03
- Inventor: Christopher Wesneski , Theodore F. Emerson , Kenneth T. Chin
- Applicant: Hewlett Packard Enterprise Development LP
- Applicant Address: US TX Houston
- Assignee: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
- Current Assignee: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
- Current Assignee Address: US TX Houston
- Agency: Hewlett Packard Enterprise Patent Department
- Main IPC: H03K5/135
- IPC: H03K5/135 ; H03L7/197

Abstract:
An example device in accordance with an aspect of the present disclosure includes a first stage and an accumulator. The first stage is based on digital logic and integer arithmetic to scale a reference clock by a configurable ratio of integers according to a line drawing technique to obtain an output clock. The accumulator is to store an accumulated error of a variable used in the line drawing technique.
Public/Granted literature
- US20180287621A1 Adjustments for Output Clocks Public/Granted day:2018-10-04
Information query
IPC分类: