Invention Grant
- Patent Title: Apparatus and method for efficiently implementing a processor pipeline
-
Application No.: US14319265Application Date: 2014-06-30
-
Publication No.: US10409763B2Publication Date: 2019-09-10
- Inventor: Patrick P. Lai , Ethan Schuchman , David Keppel , Denis M. Khartikov , Polychronis Xekalakis , Joshua B. Fryman , Allan D. Knies , Naveen Neelakantam , Gregor Stellpflug , John H. Kelm , Mirem Hyuseinova Seidahmedova , Demos Pavlou , Jaroslaw Topp
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson de Vos Webster & Elliott LLP
- Main IPC: G06F15/76
- IPC: G06F15/76 ; G06F9/30 ; G06F9/38 ; G06F9/46 ; G06F9/455

Abstract:
Various different embodiments of the invention are described including: (1) a method and apparatus for intelligently allocating threads within a binary translation system; (2) data cache way prediction guided by binary translation code morphing software; (3) fast interpreter hardware support on the data-side; (4) out-of-order retirement; (5) decoupled load retirement in an atomic OOO processor; (6) handling transactional and atomic memory in an out-of-order binary translation based processor; and (7) speculative memory management in a binary translation based out of order processor.
Public/Granted literature
- US20150378731A1 APPARATUS AND METHOD FOR EFFICIENTLY IMPLEMENTING A PROCESSOR PIPELINE Public/Granted day:2015-12-31
Information query