Invention Grant
- Patent Title: Semiconductor chip mounted on a packaging substrate
-
Application No.: US15316640Application Date: 2015-06-05
-
Publication No.: US10418340B2Publication Date: 2019-09-17
- Inventor: Makoto Murai , Yuji Takaoka , Kazuki Sato , Hiroyuki Yamada
- Applicant: SONY CORPORATION
- Applicant Address: JP Tokyo
- Assignee: SONY CORPORATION
- Current Assignee: SONY CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Chip Law Group
- Priority: JP2014-132332 20140627
- International Application: PCT/JP2015/066351 WO 20150605
- International Announcement: WO2015/198839 WO 20151230
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L23/12 ; H01L21/56 ; H01L23/31 ; H01L23/498 ; H01L25/03 ; H01L25/10 ; H05K1/11 ; H05K3/34 ; H01L25/065 ; H01L21/683

Abstract:
A semiconductor chip includes a chip body and a plurality of solder-including electrodes provided on an element-formation surface of the chip body. A packaging substrate includes a substrate body, and a plurality of wirings and a solder resist layer that are provided on a front surface of the substrate body. The plurality of solder-including electrodes include a plurality of first electrodes and a plurality of second electrodes. The plurality of first electrodes supply a first electric potential, and the plurality of second electrodes supply a second electric potential different from the first electric potential. The plurality of first electrodes and the plurality of second electrodes are disposed alternately in both a row direction and a column direction, in a central part of the chip body. The plurality of wirings include a plurality of first wirings and a plurality of second wirings. The plurality of first wirings connect the plurality of first electrodes, and the plurality of second wirings connect the plurality of second electrodes.
Public/Granted literature
- US20170141065A1 SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME Public/Granted day:2017-05-18
Information query
IPC分类: