Invention Grant
- Patent Title: Forming nanosheet transistor using sacrificial spacer and inner spacers
-
Application No.: US15880757Application Date: 2018-01-26
-
Publication No.: US10424651B2Publication Date: 2019-09-24
- Inventor: Kangguo Cheng , Julien Frougier , Nicolas Loubet
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Garg Law Firm, PLLC
- Agent Rakesh Garg; Grant Johnson
- Main IPC: H01L27/105
- IPC: H01L27/105 ; H01L27/11521 ; G11C29/00 ; H01L27/112 ; H01L29/66 ; H01L29/786 ; H01L29/423 ; H01L21/311

Abstract:
Fabricating a nanosheet transistor includes receiving a substrate structure having a set of nanosheet layers stacked upon a substrate, the set of nanosheet layers including at least one silicon (Si) layer, at least one silicon-germanium (SiGe) layer, a fin formed in the nanosheet layers, a gate region formed within the fin, and a trench region adjacent to the fin. A top sacrificial spacer is formed upon the fin and the trench region and etched to form a trench in the trench region. An indentation is formed within the SiGe layer in the trench region, and a sacrificial inner spacer is formed within the indentation. A source/drain (S/D) region is formed within the trench. The sacrificial top spacer and sacrificial inner spacer are etched to form an inner spacer cavity between the S/D region and the SiGe layer. An inner spacer is formed within the inner spacer cavity.
Public/Granted literature
- US20190237559A1 FORMING NANOSHEET TRANSISTOR USING SACRIFICIAL SPACER AND INNER SPACERS Public/Granted day:2019-08-01
Information query
IPC分类: