Invention Grant
- Patent Title: Systems and methods involving lock-loop circuits, clock signal alignment, phase-averaging feedback clock circuitry
-
Application No.: US15845578Application Date: 2017-12-18
-
Publication No.: US10425070B2Publication Date: 2019-09-24
- Inventor: Yu-Chi Cheng , Patrick Chuang , Jae-Hyeong Kim
- Applicant: GSI Technology, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: GSI Technology, Inc.
- Current Assignee: GSI Technology, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: DLA Piper LLP (US)
- Main IPC: H03K5/15
- IPC: H03K5/15 ; H03L7/081 ; H03K5/135 ; H03L7/08 ; H03L7/16 ; H03K5/00

Abstract:
Systems and methods associated with reducing clock skew are disclosed. In some exemplary embodiments, there is provided circuitry associated with lock loop circuits such as a phase lock loop (PLL). Such circuitry may comprise output clock tree circuitry and phase averaging circuitry. In other exemplary embodiments, there is provided circuitry associated with delay lock loop (DLL) circuits. Such circuitry may comprise output clock tree circuitry and/or phase averaging circuitry.
Public/Granted literature
Information query
IPC分类: