Invention Grant
- Patent Title: Mask shrink layer for high aspect ratio dielectric etch
-
Application No.: US15359362Application Date: 2016-11-22
-
Publication No.: US10431458B2Publication Date: 2019-10-01
- Inventor: Eric A. Hudson , Mark H. Wilcoxson , Kalman Pelhos , Hyunjong Shim , Merrett Wong
- Applicant: Lam Research Corporation
- Applicant Address: US CA Fremont
- Assignee: LAM RESEARCH CORPORATION
- Current Assignee: LAM RESEARCH CORPORATION
- Current Assignee Address: US CA Fremont
- Agency: Weaver Austin Villeneuve & Sampson LLP
- Main IPC: H01L21/033
- IPC: H01L21/033 ; H01L21/311 ; H01L21/67 ; H01J37/32 ; H01L21/677 ; H01L21/3205

Abstract:
Various embodiments herein relate to methods, apparatus and systems for forming a recessed feature in a dielectric-containing stack on a semiconductor substrate. In many embodiments, a mask shrink layer is deposited on a patterned mask layer to thereby narrow the openings in the mask layer. The mask shrink layer may be deposited through a vapor deposition process including, but not limited to, atomic layer deposition or chemical vapor deposition. The mask shrink layer can result in narrower, more vertically uniform etched features. In some embodiments, etching is completed in a single etch step. In some other embodiments, the etching may be done in stages, cycled with a deposition step designed to deposit a protective sidewall coating on the partially etched features. Metal-containing films are particularly suitable as mask shrink films and protective sidewall coatings.
Public/Granted literature
- US20170076945A1 MASK SHRINK LAYER FOR HIGH ASPECT RATIO DIELECTRIC ETCH Public/Granted day:2017-03-16
Information query
IPC分类: