Invention Grant
- Patent Title: Hysteresis comparator
-
Application No.: US16122574Application Date: 2018-09-05
-
Publication No.: US10432178B2Publication Date: 2019-10-01
- Inventor: Jaume Tornila Oliver
- Applicant: NXP B.V.
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP17202557 20171120
- Main IPC: H03K3/00
- IPC: H03K3/00 ; H03K3/3565 ; H03K3/037 ; H03K5/24 ; G05F3/26 ; H03K3/011 ; H03K3/013 ; H03K3/0233

Abstract:
The present application relates to a hysteresis comparator, which comprises a hysteresis comparator circuit and a hysteresis generating circuit. The hysteresis comparator circuit two comparator legs each with a differential transistor and a load transistor. The differential transistors receive a comparator biasing current, which is variably divided based on the relative levels of the voltage signals applied to control terminals of the differential transistors. An output stage is provided for developing an output voltage signal based on currents flowing through the load transistors. The hysteresis generating circuit is arranged for selectively injecting a hysteresis current in or selectively drawing a hysteresis current from either one of the two comparator legs depending on the level of the output voltage signal.
Public/Granted literature
- US20190158072A1 HYSTERESIS COMPARATOR Public/Granted day:2019-05-23
Information query