Invention Grant
- Patent Title: System and method for dynamic and adaptive interrupt coalescing
-
Application No.: US15468620Application Date: 2017-03-24
-
Publication No.: US10466903B2Publication Date: 2019-11-05
- Inventor: Shay Benisty , Eran Erez
- Applicant: Western Digital Technologies, Inc.
- Applicant Address: US CA Irvine
- Assignee: Western Digital Technologies, Inc.
- Current Assignee: Western Digital Technologies, Inc.
- Current Assignee Address: US CA Irvine
- Agency: Brinks Gilson & Lione
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F13/24

Abstract:
Systems and methods for dynamic and adaptive interrupt coalescing are disclosed. NVM Express (NVMe) implements a paired submission queue and completion queue mechanism, with host software on the host device placing commands into the submission queue. The memory device notifies the host device, via an interrupt, of entries on the completion queue. However, excessive interrupts become a burden to the host device. In that regard, the memory device includes a dynamic and adaptive interrupt coalescing methodology according to one or more parameters including: the completion queue; the commands; the queue depth; latency; and memory device firmware settings. In this way, the memory device may reduce the number of interrupts while still notifying the host device in a timely manner.
Public/Granted literature
- US20180275872A1 SYSTEM AND METHOD FOR DYNAMIC AND ADAPTIVE INTERRUPT COALESCING Public/Granted day:2018-09-27
Information query