Invention Grant
- Patent Title: Quadrature clock generator and method thereof
-
Application No.: US16368943Application Date: 2019-03-29
-
Publication No.: US10469061B1Publication Date: 2019-11-05
- Inventor: Chia-Liang (Leon) Lin
- Applicant: Realtek Semiconductor Corp.
- Applicant Address: TW Hsinchu
- Assignee: REALTEK SEMICONDUCTOR CORP.
- Current Assignee: REALTEK SEMICONDUCTOR CORP.
- Current Assignee Address: TW Hsinchu
- Agency: McClure, Qualey & Rodack, LLP
- Main IPC: H03H11/16
- IPC: H03H11/16 ; H03K5/13 ; H03K3/037 ; G06F1/10

Abstract:
A method including operations of receiving an input clock at an input node, coupling the input node to a first internal node using a first capacitor, inverting a first internal signal at the first internal node into a first interim signal at a first interim node using a first inverter, coupling the first interim node to the first internal node using a first resistor, coupling the input node to a second internal node using a second resistor, inverting a second internal signal at the second internal node into a second interim signal at a second interim node using a second inverter, coupling the second interim node to the second internal node using a second capacitor, and using a buffer to receive the first interim signal and the second interim signal and output a first phase and a second phase of an output clock.
Information query