Power gating circuit utilizing double-gate fully depleted silicon-on-insulator transistor
Abstract:
Combining the functionality of sleep transistors with logic devices in power-gating circuits by utilizing fully depleted silicon-on-insulator (FDSOI) transistors. In an embodiment, a back gate of a FDSOI transistor controls the threshold voltage to eliminate the need for standalone sleep transistors.
Information query
Patent Agency Ranking
0/0