Invention Grant
- Patent Title: Power gating circuit utilizing double-gate fully depleted silicon-on-insulator transistor
-
Application No.: US15816766Application Date: 2017-11-17
-
Publication No.: US10469076B2Publication Date: 2019-11-05
- Inventor: Masud H. Chowdhury , Emesahw Ashenafi
- Applicant: Masud H. Chowdhury , Emesahw Ashenafi
- Applicant Address: US MO Columbia
- Assignee: The Curators of the University of Missouri
- Current Assignee: The Curators of the University of Missouri
- Current Assignee Address: US MO Columbia
- Agency: Stinson LLP
- Main IPC: H03K17/687
- IPC: H03K17/687 ; H03K19/00

Abstract:
Combining the functionality of sleep transistors with logic devices in power-gating circuits by utilizing fully depleted silicon-on-insulator (FDSOI) transistors. In an embodiment, a back gate of a FDSOI transistor controls the threshold voltage to eliminate the need for standalone sleep transistors.
Public/Granted literature
- US20180145685A1 POWER GATING CIRCUIT UTILIZING DOUBLE-GATE FULLY DEPLETED SILICON-ON-INSULATOR TRANSISTOR Public/Granted day:2018-05-24
Information query
IPC分类: